SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
These registers set the analog delay parameters for the SYSREF outputs.
| BIT | NAME | POR DEFAULT | DESCRIPTION | |
|---|---|---|---|---|
| 7:5 | NA | 0 | Reserved | |
| 4 | SDCLKoutY
_ADLY_EN |
0 | Enables analog delay for the SYSREF output.
0: Disabled 1: Enabled |
|
| 3:0 | SDCLKoutY
_ADLY |
0 | Sets the analog delay value for the SYSREF output. Step size is 150 ps, except first step (600 ps). SDCLKoutY_ADLY_EN = 1 (SDCLK analog delay enabled) also adds a fixed 700-ps delay. Effective range is 700 ps to 2950 ps. | |
| Field Value | Delay Value | |||
| 0 (0x0) | 0 ps | |||
| 1 (0x1) | 600 ps | |||
| 2 (0x2) | 750 ps (+150 ps from 0x1) | |||
| 3 (0x3) | 900 ps (+150 ps from 0x2) | |||
| ... | ... | |||
| 14 (0xE) | 2100 ps (+150 ps from 0xD) | |||
| 15 (0xF) | 2250 ps (+150 ps from 0xE) | |||