SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
This register disables frequency calibration and sets the PLL2 N divider value. Programming register 0x168 starts a VCO calibration routine if PLL2_FCAL_DIS = 0.
| MSB | — | LSB |
|---|---|---|
| 0x166[1:0] | 0x167[7:0] | 0x168[7:0] |
| BIT | REGISTERS | NAME | POR DEFAULT | DESCRIPTION | |
|---|---|---|---|---|---|
| 7:3 | 0x166 | NA | 0 | Reserved | |
| 2 | 0x166 | PLL2_FCAL_DIS | 0 | This disables the PLL2 frequency calibration on programming register 0x168.
0: Frequency calibration enabled 1: Frequency calibration disabled |
|
| 1:0 | 0x166 | PLL2_N[17:16] | 0 | Field Value | Divide Value |
| 0 (0x00) | Not valid | ||||
| 7:0 | 0x167 | PLL2_N[15:8] | 0 | 1 (0x01) | 1 |
| 2 (0x02) | 2 | ||||
| 7:0 | 0x168 | PLL2_N[7:0] | 12 | ... | ... |
| 262,143 (0x3FFFF) | 262,143 | ||||