ZHCSA18F March 2009 – February 2021 TMS320C28341 , TMS320C28342 , TMS320C28343 , TMS320C28343-Q1 , TMS320C28344 , TMS320C28345 , TMS320C28346 , TMS320C28346-Q1
PRODUCTION DATA
If the XREADY signal is ignored (USEREADY = 0), then:
| Lead: | LR ≥ 2 × tc(XTIM) | |||
| LW ≥ 3 × tc(XTIM) | ||||
| Active: | AR ≥ 6 × tc(XTIM) | |||
| AW ≥ 1 × tc(XTIM) | ||||
| Trail: | TW ≥ 3 × tc(XTIM) |
These requirements result in the following XTIMING register configuration restrictions:
Examples of valid and invalid timing when not sampling XREADY: