ZHCSDC1D September 2013 – October 2018 TAS5766M , TAS5768M
PRODUCTION DATA.
| Dec | Hex | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---|---|---|---|---|---|---|---|---|---|
| 65 | 0x41 | RSV | RSV | RSV | RSV | RSV | ACTL | AMLE | AMRE |
| Reset Value | 1 | 0 | 0 | ||||||
| RSV | Reserved | ||||||||
| Reserved. Do not access. | |||||||||
| ACTL | Auto Mute Control | ||||||||
| This bit controls the behavior of the auto mute upon zero sample detection. The time length for zero detection is set with Page 0 / Register 59. | |||||||||
| Default value: 1 | |||||||||
| 0: Auto mute left channel and right channel independently. | |||||||||
| 1: Auto mute left and right channels only when both channels are about to be auto muted. | |||||||||
| AMLE | Auto Mute Left Channel | ||||||||
| This bit enables or disables auto mute on right channel. Note that when right channel auto mute is disabled and the Page 0 / Register 65, bit 2 is set to 1, the left channel will also never be auto muted. | |||||||||
| Default value: 0 | |||||||||
| 0: Disable right channel auto mute | |||||||||
| 1: Enable right channel auto mute | |||||||||
| AMRE | Auto Mute Right Channel | ||||||||
| This bit enables or disables auto mute on left channel. Note that when left channel auto mute is disabled and the Page 0 / Register 65, bit 2 is set to 1, the right channel will also never be auto muted. | |||||||||
| Default value: 0 | |||||||||
| 0: Disable left channel auto mute | |||||||||
| 1: Enable left channel auto mute | |||||||||