ZHCSDC1D September 2013 – October 2018 TAS5766M , TAS5768M
PRODUCTION DATA.
| Dec | Hex | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---|---|---|---|---|---|---|---|---|---|
| 13 | 0x0D | RSV | RSV | RSV | SREF | RSV | RSV | RSV | RSV |
| Reset Value | 0 | ||||||||
| RSV | Reserved | ||||||||
| Reserved. Do not access. | |||||||||
| SREF | PLL Reference | ||||||||
| This bit select the source clock for internal PLL. This bit is ignored and overriden in clock auto set mode. | |||||||||
| Default value: 0 | |||||||||
| 0: The PLL reference clock is SCK | |||||||||
| 1: The PLL reference clock is BCK | |||||||||