SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
The Main domain instances of the RTI module are intended to function as a Digital Windowed Watchdog for the CPU core that they are associated with in Table 5-155. It is not intended to use an RTI that is provisioned for a particular CPU core with a different CPU core.
| RTI Instance | Associated CPU |
|---|---|
| RTI0 | A72SS0_CORE0 |
| RTI1 | A72SS0_CORE1 |
| RTI2 | None. Use of this RTI is Reserved. |
| RTI3 | None. Use of this RTI is Reserved. |
| RTI4 | None. Use of this RTI is Reserved. |
| RTI5 | None. Use of this RTI is Reserved. |
| RTI6 | None. Use of this RTI is Reserved. |
| RTI7 | None. Use of this RTI is Reserved. |
| RTI15 | GPU |
| RTI16 | C71SS_CORE0 |
| RTI17 | C71SS_CORE1 |
| RTI18 | None. Use of this RTI is Reserved. |
| RTI19 | None. Use of this RTI is Reserved. |
| RTI28 | R5FSS0_CORE0 |
| RTI29 | R5FSS0_CORE1 |
| RTI30 | R5FSS1_CORE0 |
| RTI31 | R5FSS1_CORE1 |
| RTI32 | None. Use of this RTI is Reserved. |
| RTI33 | None. Use of this RTI is Reserved. |
The MCU_RTI Modules serve as a windowed watchdog for MCU_R5FSS0 as described in Table 5-156.
| RTI Instance | Associated CPU |
|---|---|
| MCU_RTI0 |
MCU_R5FSS0 (Lockstep Mode) MCU_R5FSS0_CORE0 (Unlocked Mode) |
| MCU_RTI1 | MCU_R5FSS0_CORE1 (Unlocked Mode) |