SLUSFR7 August 2025 BQ24810
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| COMPARATOR DEGLITCH | |||||
| tACOK_RISE_DEG | ACOK rising deglitch to turnon ACFET, REG0x37[12]=0 | 100 | 150 | 200 | ms |
| ACOK rising deglitch to turnon ACFET, REG0x37[12]=1 | 0.9 | 1.3 | 1.7 | s | |
| tACOK_FALL_DEG | ACOK falling deglitch to turnoff ACFET | 3 | µs | ||
| tACOC_DEG | Deglitch time to latch off ACFET | 4.5 | 6 | 7.5 | ms |
| tBATDEPL_FALL_DEG | Battery depletion falling threshold to turnoff BATFET and turnon ACFET in Learn mode. | 2 | µs | ||
| PWM DRIVER TIMING | |||||
| tDEADTIME_RISE | Driver dead time from low-side to high-side | 20 | ns | ||
| tDEADTIME_FALL | Driver deadtime from high-side to low-side | 20 | ns | ||
| SMBus TIMING CHARACTERISTICS | |||||
| tR | SCL/SDA rise time | 300 | ns | ||
| tF | SCL/SDA fall time | 300 | ns | ||
| tW(H) | SCL pulse width high | 0.6 | µs | ||
| tW(L) | SCL pulse width low | 1.3 | µs | ||
| tSU(STA) | Setup time for START condition | 0.6 | µs | ||
| tH(STA) | Start condition hold time after which first clock pulse is generated | 0.6 | µs | ||
| tSU(DAT) | Data setup time | 100 | ns | ||
| tH(DAT) | Data hold time | 0 | ns | ||
| tSU(STOP) | Set up time for STOP condition | 0.6 | µs | ||
| t(BUF) | Bus free time between START and STOP conditions | 1.3 | µs | ||
| FS(CL) | Clock frequency | 10 | 400 | kHz | |
| HOST COMMUNICATION FAILURE | |||||
| tTIMEOUT | SMBus bus release timeout(1) | 25 | 35 | ms | |
| tBOOT | Deglitch for watchdog reset signal | 10 | ms | ||
| tWDI | Watchdog timeout period, REG0x12[14:13]=01 | 4 | 5 | 6 | s |
| Watchdog timeout period, REG0x12[14:13]=10 | 70 | 88 | 105 | s | |
| Watchdog timeout period, REG0x12[14:13]=11 | 140 | 175 | 210 | s | |
Figure 5-1 SMBus
Communication Timing Waveforms