SPRUJ55D September 2023 – July 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
The Operand Register 1 (OP1) is a single physical register aliased at multiple address locations. The choice of the alias address determines which operation needs to be triggered by the application and which result register is holding the final result. Table 7-27 shows the Register Aliases for each OP1 register and the TMU Address offset.
| OP1 Register Alias |
TMU Address offset (From 0x0006 0000) |
Description |
|---|---|---|
| SINPUF32_R0 | 0x40 |
|
| SINPUF32_R1 | 0x48 |
|
| …. | ||
| SINPUF32_R7 | 0x78 |
|
| COSPUF32_R0 – R7 | 0x80 – 0xB8 |
|
| ATANPUF32_R0-R7 | ||
| …. | ||
| …. |
The Operand Register 2 (OP2) is a single physical register. It is used only for operations needing two operands.
| OP2 Register |
TMU Address offset (From 0x0006 0000) |
Description |
|---|---|---|
| QUADF32_OP2 | 0x240 |
Operand 2 Corresponding to QUADF32 operation. Y : QUADF32 |
There are 8 result registers in the TMU for storing the result of TMU operations.
| Result Register |
TMU Address offset (From 0x0006 0000) |
Description |
|---|---|---|
| RESULT_R0-R7 | 0x280 – 0x2B8 | Result Registers R0 to R7 |