ZHCSI67D May 2018 – December 2019 MSP430FR2153 , MSP430FR2155 , MSP430FR2353 , MSP430FR2355
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | DEVICE GRADE | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|---|
| feUSCI | eUSCI input clock frequency | Internal: SMCLK or MODCLK,
External: UCLK Duty cycle = 50% ±10% |
T | 2.0 V, 3.0 V | 24 | MHz | ||
| fSCL | SCL clock frequency | T | 2.0 V, 3.0 V | 0 | 400 | kHz | ||
| tHD,STA | Hold time (repeated) START | fSCL = 100 kHz | T | 2.0 V, 3.0 V | 4.0 | µs | ||
| fSCL > 100 kHz | 0.6 | |||||||
| tSU,STA | Setup time for a repeated START | fSCL = 100 kHz | T | 2.0 V, 3.0 V | 4.7 | µs | ||
| fSCL > 100 kHz | 0.6 | |||||||
| tHD,DAT | Data hold time | T | 2.0 V, 3.0 V | 0 | ns | |||
| tSU,DAT | Data setup time | T | 2.0 V, 3.0 V | 250 | ns | |||
| tSU,STO | Setup time for STOP | fSCL = 100 kHz | T | 2.0 V, 3.0 V | 4.0 | µs | ||
| fSCL > 100 kHz | 0.6 | |||||||
| tSP | Pulse duration of spikes suppressed by input filter | UCGLITx = 0 | T | 2.0 V, 3.0 V | 50 | 600 | ns | |
| UCGLITx = 1 | 25 | 300 | ||||||
| UCGLITx = 2 | 12.5 | 150 | ||||||
| UCGLITx = 3 | 6.3 | 75 | ||||||
| tTIMEOUT | Clock low time-out | UCCLTOx = 1 | T | 2.0 V, 3.0 V | 36 | ms | ||
| UCCLTOx = 2 | 40 | |||||||
| UCCLTOx = 3 | 44 | |||||||
Figure 4-15 I2C Mode Timing