SLAS508K
April 2006 – May 2020
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Functional Block Diagram
2
Revision History
3
Device Comparison
4
Terminal Configuration and Functions
4.1
Pin Diagrams
4.2
Signal Descriptions
Table 4-1
Signal Descriptions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Supply Current Into AVCC + DVCC Excluding External Current
5.5
Thermal Characteristics
5.6
Schmitt-Trigger Inputs – Ports P1 to P10, RST/NMI, JTAG (TCK, TMS, TDI/TCLK,TDO/TDI)
5.7
Inputs Px.x, TAx, TBX
5.8
Leakage Current – Ports P1 to P10
5.9
Outputs – Ports P1 to P10
5.10
Output Frequency
5.11
Typical Characteristics – Outputs
5.12
Wake-up Timing From LPM3
5.13
RAM
5.14
LCD_A
5.15
Comparator_A
5.16
Typical Characteristics – Comparator_A
5.17
POR, BOR
5.18
SVS (Supply Voltage Supervisor and Monitor)
5.19
DCO
5.20
Crystal Oscillator, LFXT1 Oscillator
5.21
Crystal Oscillator, XT2 Oscillator
5.22
USCI (UART Mode)
5.23
USCI (SPI Master Mode)
5.24
USCI (SPI Slave Mode)
5.25
USCI (I2C Mode)
5.26
USART1
5.27
12-Bit ADC, Power Supply and Input Range Conditions
5.28
12-Bit ADC, External Reference
5.29
12-Bit ADC, Built-In Reference
5.30
12-Bit ADC, Timing Parameters
5.31
12-Bit ADC, Linearity Parameters
5.32
12-Bit ADC, Temperature Sensor and Built-In VMID
5.33
12-Bit DAC, Supply Specifications
5.34
12-Bit DAC, Linearity Specifications
5.35
12-Bit DAC, Output Specifications
5.36
12-Bit DAC, Reference Input Specifications
5.37
12-Bit DAC, Dynamic Specifications
5.38
12-Bit DAC, Dynamic Specifications Continued
5.39
Operational Amplifier OA, Supply Specifications
5.40
Operational Amplifier OA, Input/Output Specifications
5.41
Operational Amplifier OA, Dynamic Specifications
5.42
Operational Amplifier OA, Typical Characteristics
5.43
Operational Amplifier OA Feedback Network, Noninverting Amplifier Mode (OAFCx = 4)
5.44
Operational Amplifier OA Feedback Network, Inverting Amplifier Mode (OAFCx = 6)
5.45
Flash Memory (FG461x Devices Only)
5.46
JTAG Interface
5.47
JTAG Fuse
6
Detailed Description
6.1
CPU
6.2
Instruction Set
6.3
Operating Modes
6.4
Interrupt Vector Addresses
6.5
Special Function Registers (SFRs)
6.5.1
Interrupt Enable 1 and 2
6.5.2
Interrupt Flag Register 1 and 2
6.5.3
Module Enable Registers 1 and 2
6.6
Memory Organization
6.7
Bootstrap Loader (BSL)
6.8
Flash Memory
6.9
Peripherals
6.9.1
DMA Controller
6.9.2
Oscillator and System Clock
6.9.3
Brownout, Supply Voltage Supervisor (SVS)
6.9.4
Digital I/O
6.9.5
Basic Timer1 and Real-Time Clock
6.9.6
LCD_A Drive With Regulated Charge Pump
6.9.7
Watchdog Timer (WDT+)
6.9.8
Universal Serial Communication Interface (USCI)
6.9.9
USART1
6.9.10
Hardware Multiplier
6.9.11
Timer_A3
6.9.12
Timer_B7
6.9.13
Comparator_A
6.9.14
ADC12
6.9.15
DAC12
6.9.16
OA
6.9.17
Peripheral File Map
6.10
Input/Output Schematics
6.10.1
Port P1, P1.0 to P1.5, Input/Output With Schmitt Trigger
6.10.2
Port P1, P1.6, P1.7, Input/Output With Schmitt Trigger
6.10.3
Port P2, P2.0 to P2.3, P2.6 to P2.7, Input/Output With Schmitt Trigger
6.10.4
Port P2, P2.4 to P2.5, Input/Output With Schmitt Trigger
6.10.5
Port P3, P3.0 to P3.3, Input/Output With Schmitt Trigger
6.10.6
Port P3, P3.4 to P3.7, Input/Output With Schmitt Trigger
6.10.7
Port P4, P4.0 to P4.1, Input/Output With Schmitt Trigger
6.10.8
Port P4, P4.2 to P4.7, Input/Output With Schmitt Trigger
6.10.9
Port P5, P5.0, Input/Output With Schmitt Trigger
6.10.10
Port P5, P5.1, Input/Output With Schmitt Trigger
6.10.11
Port P5, P5.2 to P5.4, Input/Output With Schmitt Trigger
6.10.12
Port P5, P5.5 to P5.7, Input/Output With Schmitt Trigger
6.10.13
Port P6, P6.0, P6.2, and P6.4, Input/Output With Schmitt Trigger
6.10.14
Port P6, P6.1, P6.3, and P6.5 Input/Output With Schmitt Trigger
6.10.15
Port P6, P6.6, Input/Output With Schmitt Trigger
6.10.16
Port P6, P6.7, Input/Output With Schmitt Trigger
6.10.17
Port P7, P7.0 to P7.3, Input/Output With Schmitt Trigger
6.10.18
Port P7, P7.4 to P7.7, Input/Output With Schmitt Trigger
6.10.19
Port P8, P8.0 to P8.7, Input/Output With Schmitt Trigger
6.10.20
Port P9, P9.0 to P9.7, Input/Output With Schmitt Trigger
6.10.21
Port P10, P10.0 to P10.5, Input/Output With Schmitt Trigger
6.10.22
Port P10, P10.6, Input/Output With Schmitt Trigger
6.10.23
Port P10, P10.7, Input/Output With Schmitt Trigger
6.10.24
VeREF+/DAC0
6.10.25
JTAG Pins TMS, TCK, TDI/TCLK, TDO/TDI, Input/Output With Schmitt Trigger or Output
6.10.26
JTAG Fuse Check Mode
7
Device and Documentation Support
7.1
Device Support
7.1.1
Getting Started and Next Steps
7.1.2
Development Tools Support
7.1.2.1
Hardware Features
7.1.2.2
Recommended Hardware Options
7.1.2.2.1
Target Socket Boards
7.1.2.2.2
Experimenter Boards
7.1.2.2.3
Debugging and Programming Tools
7.1.2.2.4
Production Programmers
7.1.2.3
Recommended Software Options
7.1.2.3.1
Integrated Development Environments
7.1.2.3.2
MSP430Ware
7.1.2.3.3
Command-Line Programmer
7.1.3
Device Nomenclature
7.2
Documentation Support
7.3
Related Links
7.4
Community Resources
7.5
Trademarks
7.6
Electrostatic Discharge Caution
7.7
Export Control Notice
7.8
Glossary
8
Mechanical, Packaging, and Orderable Information
封装选项
机械数据 (封装 | 引脚)
ZQW|113
MPBG674
ZCA|113
MPBGAJ3A
PZ|100
MTQF013B
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcs249_oa
7.1
Device Support