ZHCSDS3C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
Figure 73 to Figure 76 illustrate the relevant latencies for the JESD interface with the default mode of operation (four ADCs per lane mode, NADC = 12, NSER = 12, and K = 3) used for illustration purposes.
Figure 75. Latency from SYNC~ Deassertion to Start of ILA Phase in Subclass 1
Figure 76. Latency from SYNC~ Deassertion to Start of ILA Phase in Subclass 2