ZHCSDS3C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
| MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|
| tSCLK | SCLK period | 50 | ns | ||
| tSCLK_H | SCLK high time | 20 | ns | ||
| tSCLK_L | SCLK low time | 20 | ns | ||
| tDSU | Data setup time | 5 | ns | ||
| tDHO | Data hold time | 5 | ns | ||
| tSEN_SU | SEN falling edge to SCLK rising edge | 8 | ns | ||
| tSEN_HO | Time between last SCLK rising edge to SEN rising edge | 8 | ns | ||
| tOUT_DV | SDOUT delay | 12 | 20 | 28 | ns |
Figure 1. LVDS Output Signals Timing Diagram in