ZHCSDS3C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| PDN_DIG_
ADC12 |
PDN_DIG_
ADC11 |
PDN_DIG_
ADC10 |
PDN_DIG_
ADC9 |
PDN_
LVDS12 |
PDN_
LVDS11 |
PDN_
LVDS10 |
PDN_
LVDS9 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| PDN_ANA_
ADC12 |
PDN_ANA_
ADC11 |
PDN_ANA_
ADC10 |
PDN_ANA_
ADC9 |
INVERT_
LVDS12 |
INVERT_
LVDS11 |
INVERT_
LVDS10 |
INVERT_
LVDS9 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| LEGEND: R/W = Read/Write; W = Write only; = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15 | PDN_DIG_ADC12 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC12 |
| 14 | PDN_DIG_ADC11 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC11 |
| 13 | PDN_DIG_ADC10 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC10 |
| 12 | PDN_DIG_ADC9 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC9 |
| 11 | PDN_LVDS12 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 12 |
| 10 | PDN_LVDS11 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 11 |
| 9 | PDN_LVDS10 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 10 |
| 8 | PDN_LVDS9 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 9 |
| 7 | PDN_ANA_ADC12 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC12 |
| 6 | PDN_ANA_ADC11 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC11 |
| 5 | PDN_ANA_ADC10 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC10 |
| 4 | PDN_ANA_ADC9 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC9 |
| 3 | INVERT_LVDS12 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 12. Has no effect on Test patterns. |
| 2 | INVERT_LVDS11 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 11. Has no effect on Test patterns. |
| 1 | INVERT_LVDS10 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 10. Has no effect on Test patterns. |
| 0 | INVERT_LVDS9 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 9. Has no effect on Test patterns. |