ZHCSDS3C May 2015 – April 2018 ADS52J90
PRODUCTION DATA.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| PDN_DIG_
ADC8 |
PDN_DIG_
ADC7 |
PDN_DIG_
ADC6 |
PDN_DIG_
ADC5 |
PDN_LVDS8 | PDN_LVDS7 | PDN_LVDS6 | PDN_LVDS5 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| PDN_ANA_
ADC8 |
PDN_ANA_
ADC7 |
PDN_ANA_
ADC6 |
PDN_ANA_
ADC5 |
INVERT_
LVDS8 |
INVERT_
LVDS7 |
INVERT_
LVDS6 |
INVERT_
LVDS5 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| LEGEND: R/W = Read/Write; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15 | PDN_DIG_ADC8 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC8 |
| 14 | PDN_DIG_ADC7 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC7 |
| 13 | PDN_DIG_ADC6 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC6 |
| 12 | PDN_DIG_ADC5 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the digital block for ADC5 |
| 11 | PDN_LVDS8 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 8 |
| 10 | PDN_LVDS7 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 7 |
| 9 | PDN_LVDS6 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 6 |
| 8 | PDN_LVDS5 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down LVDS output line 5 |
| 7 | PDN_ANA_ADC8 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC8 |
| 6 | PDN_ANA_ADC7 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC7 |
| 5 | PDN_ANA_ADC6 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC6 |
| 4 | PDN_ANA_ADC5 | R/W | 0h | 0 = Normal operation (default)
1 = Powers down the analog block for ADC5 |
| 3 | INVERT_LVDS8 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 8. Has no effect on Test patterns. |
| 2 | INVERT_LVDS7 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 7. Has no effect on Test patterns. |
| 1 | INVERT_LVDS6 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 6. Has no effect on Test patterns. |
| 0 | INVERT_LVDS5 | R/W | 0h | 0 = Normal operation (default)
1 = Inverts ADC data sent on LVDS output line 5. Has no effect on Test patterns. |