ZHCSA84C October 2012 – May 2018 TMS570LS0332 , TMS570LS0432
PRODUCTION DATA.
| MODULES | INTERRUPT SOURCES | DEFAULT VIM
INTERRUPT CHANNEL |
|---|---|---|
| ESM | ESM High level interrupt (NMI) | 0 |
| Reserved | Reserved | 1 |
| RTI | RTI compare interrupt 0 | 2 |
| RTI | RTI compare interrupt 1 | 3 |
| RTI | RTI compare interrupt 2 | 4 |
| RTI | RTI compare interrupt 3 | 5 |
| RTI | RTI overflow interrupt 0 | 6 |
| RTI | RTI overflow interrupt 1 | 7 |
| Reserved | Reserved | 8 |
| GIO | GIO interrupt A | 9 |
| N2HET | N2HET level 0 interrupt | 10 |
| HTU | HTU level 0 interrupt | 11 |
| MIBSPI1 | MIBSPI1 level 0 interrupt | 12 |
| LIN | LIN level 0 interrupt | 13 |
| MIBADC | MIBADC event group interrupt | 14 |
| MIBADC | MIBADC sw group 1 interrupt | 15 |
| DCAN1 | DCAN1 level 0 interrupt | 16 |
| SPI2 | SPI2 level 0 interrupt | 17 |
| Reserved | Reserved | 18 |
| Reserved | Reserved | 19 |
| ESM | ESM Low level interrupt | 20 |
| SYSTEM | Software interrupt (SSI) | 21 |
| CPU | PMU interrupt | 22 |
| GIO | GIO interrupt B | 23 |
| N2HET | N2HET level 1 interrupt | 24 |
| HTU | HTU level 1 interrupt | 25 |
| MIBSPI1 | MIBSPI1 level 1 interrupt | 26 |
| LIN | LIN level 1 interrupt | 27 |
| MIBADC | MIBADC sw group 2 interrupt | 28 |
| DCAN1 | DCAN1 level 1 interrupt | 29 |
| SPI2 | SPI2 level 1 interrupt | 30 |
| MIBADC | MIBADC magnitude compare interrupt | 31 |
| Reserved | Reserved | 32-34 |
| DCAN2 | DCAN2 level 0 interrupt | 35 |
| Reserved | Reserved | 36 |
| SPI3 | SPI3 level 0 interrupt | 37 |
| SPI3 | SPI3 level 1 interrupt | 38 |
| Reserved | Reserved | 39-41 |
| DCAN2 | DCAN2 level 1 interrupt | 42 |
| Reserved | Reserved | 43-60 |
| FMC | FSM_DONE interrupt | 61 |
| Reserved | Reserved | 62-79 |
| HWAG | HWA_INT_REQ_H | 80 |
| Reserved | Reserved | 81 |
| DCC | DCC done interrupt | 82 |
| Reserved | Reserved | 83 |
| eQEPINTn | eQEP Interrupt | 84 |
| PBIST | PBIST Done Interrupt | 85 |
| Reserved | Reserved | 86-87 |
| HWAG | HWA_INT_REQ_L | 88 |
| Reserved | Reserved | 89-95 |
NOTE
Address location 0x00000000 in the VIM RAM is reserved for the phantom interrupt ISR entry; therefore only request channels 0..94 can be used and are offset by 1 address in the VIM RAM.