ZHCSH08 October 2017 MSP432E411Y
PRODUCTION DATA.
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| I1(1) | tSCH | Start condition hold time | 36 | system clock cycles | |||
| I2 (1) | tLP | Clock low period | 36 | system clock cycles | |||
| I3 (2) | tSRT | I2CSCL and I2CSDA rise time (VIL = 0.5 V to V IH = 2.4 V) | See (2) | ns | |||
| I4 | tDH | Data hold time | Slave | 2 | system clock cycles | ||
| Master | 7 | ||||||
| I5 (3) | tSFT | I2CSCL and I2CSDA fall time (VIH = 2.4 V to V IL = 0.5 V) | 9 | 10 | ns | ||
| I6 (1) | tHT | Clock high time | 24 | system clock cycles | |||
| I7 | tDS | Data setup time | 18 | system clock cycles | |||
| I8 (1) | tSCSR | Start condition setup time (for repeated start condition only) | 36 | system clock cycles | |||
| I9 (1) | tSCS | Stop condition setup time | 24 | system clock cycles | |||
| I10 | tDV | Data valid | Slave | 2 | system clock cycles | ||
| Master | (6 × (1 + TPR)) + 1 | system clock cycles | |||||
Figure 5-31 I2C Timing