ZHCSH08 October 2017 MSP432E411Y
PRODUCTION DATA.
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| S1 | tCLK_PER | SSIClk cycle time | As master(1) | 16.67 | ns | ||
| As slave(2) | 100 | ||||||
| S2 | tCLK_HIGH | SSIClk high time | As master | 8.33 | ns | ||
| As slave | 50 | ||||||
| S3 | tCLK_LOW | SSIClk low time | As master | 8.33 | ns | ||
| As slave | 50 | ||||||
| S4 | tCLKR | SSIClk rise time(3) | 1.25 | ns | |||
| S5 | tCLKF | SSIClk fall time (3) | 1.25 | ns | |||
| S6 | tTXDMOV | Master mode: master Tx data output (to slave) valid time from edge of SSIClk | 4.00 | ns | |||
| S7 | tTXDMOH | Master mode: master Tx data output (to slave) hold time after next SSIClk | 0.60 | ns | |||
| S8 | tRXDMS | Master mode: master Rx data In (from slave) setup time | 7.89 | ns | |||
| S9 | tRXDMH | Master mode: master Rx data In (from slave) hold time | 0 | ns | |||
| S10 | tTXDSOV | Slave mode: master Tx data output (to master) valid time from edge of SSIClk | 47.60(4) | ns | |||
| S11 | tTXDSOH | Slave mode: slave Tx data output (to master) hold time from next SSIClk | 37.4(5) | ns | |||
| S13 | tRXDSSU | Slave mode: Rx data in (from master) setup time | 0 | ns | |||
| S14 | tRXDSH | Slave mode: Rx data in (from master) hold time | 37.03(6) | ns | |||
Figure 5-28 SSI Timing for TI Frame Format (FRF = 01), Single Transfer Timing Measurement
Figure 5-29 Master Mode SSI Timing for SPI Frame Format (FRF = 00), With SPH = 1
Figure 5-30 Slave Mode SSI Timing for SPI Frame Format (FRF = 00), With SPH = 1Table 5-36 lists the characteristics for Bi-SSI and Quad-SSI.