ZHCSH08 October 2017 MSP432E411Y
PRODUCTION DATA.
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| Timings with respect to external clock source input to USB0CLK | ||||||
| U1 | tSUC | Setup time (control in) USB0DIR, USB0NXT | 4.8 | ns | ||
| U2 | tSUD | Setup time (data in) USB0Dn | 3.5 | ns | ||
| U3 | tHTC | Hold time (control in) USB0DIR, USB0NXT | 0 | ns | ||
| U4 | tHTD | Hold time (data in) USB0Dn | 0 | ns | ||
| U5 | tODC | Output delay (control out) USB0STP | 3.7 | 9.5 | ns | |
| U6 | tODD | Output delay (data out) USB0Dn | 3.7 | 9.5 | ns | |
| Timings with USB0CLK as clock output | ||||||
| U1 | tSUC | Setup time (control in) USB0DIR, USB0NXT | 6.0 | ns | ||
| U2 | tSUD | Setup time (data in) USB0Dn | 4.6 | ns | ||
| U3 | tHTC | Hold time (control in) USB0DIR, USB0NXT | 0 | ns | ||
| U4 | tHTD | Hold time (data in) USB0Dn | 0 | ns | ||
| U5 | tODC | Output delay (control out) USB0STP | 4.0 | 10.6 | ns | |
| U6 | tODD | Output delay (data out) USB0Dn | 4.0 | 10.6 | ns | |
Figure 5-47 ULPI Interface Timing Diagram