ZHCSH08 October 2017 MSP432E411Y
PRODUCTION DATA.
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| E1 | tCK | SDRAM clock period | 16.67 | ns | ||
| E2 | tCH | SDRAM clock high time | 8.33 | ns | ||
| E3 | tCL | SDRAM clock low time | 8.33 | ns | ||
| E4 | tCOV | CLK to output valid | 4 | ns | ||
| E5 | tCOI | CLK to output invalid | 4 | ns | ||
| E6 | tCOT | CLK to output tristate | 4 | ns | ||
| E7 | tS | Input set up to CLK | 8.5 | ns | ||
| E8 | tH | CLK to input hold | 0 | ns | ||
| E9 | tPU | Power-up time | 100 | µs | ||
| E10 | tRP | Precharge all banks | 20 | ns | ||
| E11 | tRFC | Auto refresh | 66 | ns | ||
| E12 | tMRD | Program mode register | 2 | EPI CLK | ||

Figure 5-17 SDRAM Read Timing
Figure 5-18 SDRAM Write TimingTable 5-30 lists the characteristics of the Host-Bus 8 and Host-Bus 16 interface.