ZHCSI67D May 2018 – December 2019 MSP430FR2153 , MSP430FR2155 , MSP430FR2353 , MSP430FR2355
PRODUCTION DATA.
| PARAMETER | DEVICE GRADE | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| fSBW | Spy-Bi-Wire input frequency | T | 2.0 V, 3.0 V | 0 | 8 | MHz | |
| tSBW,Low | Spy-Bi-Wire low clock pulse duration | T | 2.0 V, 3.0 V | 0.028 | 15 | µs | |
| tSU,SBWTDIO | SBWTDIO setup time (before falling edge of SBWTCK in TMS and TDI slot Spy-Bi-Wire) | T | 2.0 V, 3.0 V | 4 | ns | ||
| tHD,SBWTDIO | SBWTDIO hold time (after rising edge of SBWTCK in TMS and TDI slot Spy-Bi-Wire) | T | 2.0 V, 3.0 V | 19 | ns | ||
| tValid,SBWTDIO | SBWTDIO data valid time (after falling edge of SBWTCK in TDO slot Spy-Bi-Wire) | T | 2.0 V, 3.0 V | 31 | ns | ||
| tSBW, En | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) (1) | T | 2.0 V, 3.0 V | 110 | µs | ||
| tSBW,Ret | Spy-Bi-Wire return to normal operation time(2) | T | 2.0 V, 3.0 V | 15 | 100 | µs | |
| Rinternal | Internal pulldown resistance on TEST | T | 2.0 V, 3.0 V | 20 | 35 | 50 | kΩ |
Figure 4-17 JTAG Spy-Bi-Wire Timing Table 4-29 lists the characteristics of the 4-wire JTAG interface.