ZHCSI67D May 2018 – December 2019 MSP430FR2153 , MSP430FR2155 , MSP430FR2353 , MSP430FR2355
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | DEVICE GRADE | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|---|
| tSTE,LEAD | STE lead time, STE active to clock | UCSTEM = 1,
UCMODEx = 01 or 10 |
T | 1 | UCxCLK cycles | |||
| tSTE,LAG | STE lag time, Last clock to STE inactive | UCSTEM = 1,
UCMODEx = 01 or 10 |
T | 1 | UCxCLK cycles | |||
| tSU,MI | SOMI input data setup time | T | 2.0 V | 60 | ns | |||
| 3.0 V | 42 | |||||||
| tHD,MI | SOMI input data hold time | T | 2.0 V | 0 | ns | |||
| 3.0 V | 0 | |||||||
| tVALID,MO | SIMO output data valid time(2) | UCLK edge to SIMO valid,
CL = 20 pF |
T | 2.0 V | 20 | ns | ||
| 3.0 V | 20 | |||||||
| tHD,MO | SIMO output data hold time(3) | CL = 20 pF | T | 2.0 V | –9.0 | ns | ||
| 3.0 V | –6.0 | |||||||
Figure 4-11 SPI Master Mode, CKPH = 0
Figure 4-12 SPI Master Mode, CKPH = 1 Table 4-18 lists the switching characteristics of the eUSCI in SPI slave mode.