ZHCSI95H July 2000 – May 2018 MSP430F133 , MSP430F135 , MSP430F147 , MSP430F1471 , MSP430F148 , MSP430F1481 , MSP430F149 , MSP430F1491
PRODUCTION DATA.
Figure 6-20 Port P5 (P5.0 and P5.4 to P5.7) Diagram
| PnSel.x | PnDIR.x | DIRECTION CONTROL FROM MODULE | PnOUT.x | MODULE X OUT | PnIN.x | MODULE X IN |
|---|---|---|---|---|---|---|
| P5Sel.0 | P5DIR.0 | DVSS | P5OUT.0 | DVSS | P5IN.0 | STE.1 |
| P5Sel.4 | P5DIR.4 | DVCC | P5OUT.4 | MCLK | P5IN.4 | unused |
| P5Sel.5 | P5DIR.5 | DVCC | P5OUT.5 | SMCLK | P5IN.5 | unused |
| P5Sel.6 | P5DIR.6 | DVCC | P5OUT.6 | ACLK | P5IN.6 | unused |
| P5Sel.7 | P5DIR.7 | DVSS | P5OUT.7 | DVSS | P5IN.7 | TBOUTH(1) |
Figure 6-21 Port P5 (P5.1) Diagram
Figure 6-22 Port P5 (P5.2) Diagram
NOTE:
UART mode: The UART clock can only be an input. If UART mode and UART function are selected, P5.3/UCLK1 is always an input.