ZHCSFY7B January 2017 – December 2021 ADS58J64
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| DIGITAL INPUTS (RESET, SCLK, SEN, SDIN, PDN, TRIGAB, TRIGCD)(1) | ||||||
| VIH | High-level input voltage | All digital inputs support 1.2-V and 1.8-V logic levels | 0.8 | V | ||
| VIL | Low-level input voltage | All digital inputs support 1.2-V and 1.8-V logic levels | 0.4 | V | ||
| IIH | High-level input current | SEN | 0 | µA | ||
| RESET, SCLK, SDIN, PDN, TRIGAB, TRIGCD | 50 | |||||
| IIL | Low-level input current | SEN | 50 | µA | ||
| RESET, SCLK, SDIN, PDN, TRIGAB, TRIGCD | 0 | |||||
| Input capacitance | 4 | pF | ||||
| DIGITAL INPUTS | ||||||
| VD | Differential input voltage | SYSREFP, SYSREFM | 0.35 | 0.45 | 0.55 | V |
| SYNCbABM, SYNCbABP, SYNCbCDM, SYNCbCDP | 0.35 | 1.3 | ||||
| V(CM_DIG) | Common-mode voltage for SYSREF | SYSREFP, SYSREFM | 0.9 | 1.2 | 1.4 | V |
| SYNCbABM, SYNCbABP, SYNCbCDM, SYNCbCDP | 1.2 | |||||
| DIGITAL OUTPUTS (SDOUT, TRDYAB, TRDYCD) | ||||||
| VOH | High-level output voltage | 100-µA current | AVDD19 – 0.2 | V | ||
| VOL | Low-level output voltage | 100-µA current | 0.2 | V | ||
| DIGITAL OUTPUTS (JESD204B Interface: DxP, DxM)(2) | ||||||
| VOD | Output differential voltage | With default swing setting | 700 | mVPP | ||
| VOC | Output common-mode voltage | 450 | mV | |||
| Transmitter short-circuit current | Transmitter pins shorted to any voltage between –0.25 V and 1.45 V | –100 | 100 | mA | ||
| zos | Single-ended output impedance | 50 | Ω | |||
| Output capacitance | Output capacitance inside the device, from either output to ground | 2 | pF | |||