ZHCSCG3C May 2014 – December 2017 MSP430FR5720 , MSP430FR5721 , MSP430FR5722 , MSP430FR5723 , MSP430FR5724 , MSP430FR5725 , MSP430FR5726 , MSP430FR5727 , MSP430FR5728 , MSP430FR5729
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| tSTE,LEAD | STE lead time, STE active to clock | UCSTEM = 0, UCMODEx = 01 or 10 |
2 V, 3 V | 1 | UCxCLK cycles | ||
| UCSTEM = 1, UCMODEx = 01 or 10 |
2 V, 3 V | 1 | |||||
| tSTE,LAG | STE lag time, Last clock to STE inactive | UCSTEM = 0, UCMODEx = 01 or 10 |
2 V, 3 V | 1 | UCxCLK cycles | ||
| UCSTEM = 1, UCMODEx = 01 or 10 |
2 V, 3 V | 1 | |||||
| tSTE,ACC | STE access time, STE active to SIMO data out | UCSTEM = 0, UCMODEx = 01 or 10 |
2 V, 3 V | 55 | ns | ||
| UCSTEM = 1, UCMODEx = 01 or 10 |
2 V, 3 V | 35 | |||||
| tSTE,DIS | STE disable time, STE inactive to SIMO high impedance | UCSTEM = 0, UCMODEx = 01 or 10 |
2 V, 3 V | 40 | ns | ||
| UCSTEM = 1, UCMODEx = 01 or 10 |
2 V, 3 V | 30 | |||||
| tSU,MI | SOMI input data setup time | 2 V | 35 | ns | |||
| 3 V | 35 | ||||||
| tHD,MI | SOMI input data hold time | 2 V | 0 | ns | |||
| 3 V | 0 | ||||||
| tVALID,MO | SIMO output data valid time (2) | UCLK edge to SIMO valid, CL = 20 pF |
2 V | 30 | ns | ||
| 3 V | 30 | ||||||
| tHD,MO | SIMO output data hold time (3) | CL = 20 pF | 2 V | 0 | ns | ||
| 3 V | 0 | ||||||
Figure 5-6 SPI Master Mode, CKPH = 0
Figure 5-7 SPI Master Mode, CKPH = 1