ZHCS888H January 2010 – May 2021 MSP430F5418A , MSP430F5419A , MSP430F5435A , MSP430F5436A , MSP430F5437A , MSP430F5438A
PRODUCTION DATA
TA0 is a 16-bit timer/counter (Timer_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 9-8). TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. Table 9-8 lists the available signal connections.
| INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
|---|---|---|---|---|---|---|---|---|
| PZ, ZCA, ZQW | PN | PZ, ZCA, ZQW | PN | |||||
| 17, H1-P1.0 | 17-P1.0 | TA0CLK | TACLK | Timer | N/A | N/A | ||
| ACLK | ACLK | |||||||
| SMCLK | SMCLK | |||||||
| 17, H1-P1.0 | 17-P1.0 | TA0CLK | TACLK | |||||
| 18, H4-P1.1 | 18-P1.1 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | 18, H4-P1.1 | 18-P1.1 |
| 57, H9-P8.0 | 60-P8.0 | TA0.0 | CCI0B | 57, H9-P8.0 | 60-P8.0 | |||
| DVSS | GND | ADC12 (internal) ADC12SHSx = {1} |
ADC12 (internal) ADC12SHSx = {1} |
|||||
| DVCC | VCC | |||||||
| 19, J4-P1.2 | 19-P1.2 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | 19, J4-P1.2 | 19-P1.2 |
| 58, H11-P8.1 | 61-P8.1 | TA0.1 | CCI1B | 58, H11-P8.1 | 61-P8.1 | |||
| DVSS | GND | |||||||
| DVCC | VCC | |||||||
| 20, J1-P1.3 | 20-P1.3 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | 20, J1-P1.3 | 20-P1.3 |
| 59, H12-P8.2 | 62-P8.2 | TA0.2 | CCI2B | 59, H12-P8.2 | 62-P8.2 | |||
| DVSS | GND | |||||||
| DVCC | VCC | |||||||
| 21, J2-P1.4 | 21-P1.4 | TA0.3 | CCI3A | CCR3 | TA3 | TA0.3 | 21, J2-P1.4 | 21-P1.4 |
| 60, G9-P8.3 | 63-P8.3 | TA0.3 | CCI3B | 60, G9-P8.3 | 63-P8.3 | |||
| DVSS | GND | |||||||
| DVCC | VCC | |||||||
| 22, K1-P1.5 | 22-P1.5 | TA0.4 | CCI4A | CCR4 | TA4 | TA0.4 | 22, K1-P1.5 | 22-P1.5 |
| 61, G11-P8.4 | 64-P8.4 | TA0.4 | CCI4B | 61, G11-P8.4 | 64-P8.4 | |||
| DVSS | GND | |||||||
| DVCC | VCC | |||||||