ZHCSE74C September 2015 – May 2025 LMK61E2
PRODUCTION DATA
The default/reset values for each register is specified for LMK61E2.
| Name | Addr | Reset | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|---|---|---|---|---|---|---|---|---|---|---|
| VNDRID_BY1 | 0 | 0x10 | VNDRID[15:8] | |||||||
| VNDRID_BY0 | 1 | 0x0B | VNDRID[7:0] | |||||||
| PRODID | 2 | 0x33 | PRODID[7:0] | |||||||
| REVID | 3 | 0x00 | REVID[7:0] | |||||||
| TARGETADR | 8 | 0xB0 | TARGETADR[7:1] | RESERVED | ||||||
| EEREV | 9 | 0x00 | EEREV[7:0] | |||||||
| DEV_CTL | 10 | 0x01 | RESERVED | PLL_PDN | RESERVED | ENCAL | AUTOSTRT | |||
| XO_CAPCTRL_ BY1 | 16 | 0x00 | RESERVED | XO_CAPCTRL[1:0] | ||||||
| XO_CAPCTRL_ BY0 | 17 | 0x80 | XO_CAPCTRL[9:2] | |||||||
| DIFFCTL | 21 | 0x01 | DIFF_OUT_PD | RESERVED | OUT_SEL[1:0] | |||||
| OUTDIV_BY1 | 22 | 0x00 | RESERVED | OUT_DIV[8] | ||||||
| OUTDIV_BY0 | 23 | 0x20 | OUT_DIV[7:0] | |||||||
| PLL_NDIV_BY1 | 25 | 0x00 | RESERVED | PLL_NDIV[11:8] | ||||||
| PLL_NDIV_BY0 | 26 | 0x32 | PLL_NDIV[7:0] | |||||||
| PLL_FRACNUM_ BY2 | 27 | 0x00 | RESERVED | PLL_NUM[21:16] | ||||||
| PLL_FRACNUM_ BY1 | 28 | 0x00 | PLL_NUM[15:8] | |||||||
| PLL_FRACNUM_ BY0 | 29 | 0x00 | PLL_NUM[7:0] | |||||||
| PLL_FRACDEN_ BY2 | 30 | 0x00 | RESERVED | PLL_DEN[21:16] | ||||||
| PLL_FRACDEN_ BY1 | 31 | 0x00 | PLL_DEN[15:8] | |||||||
| PLL_FRACDEN_ BY0 | 32 | 0x01 | PLL_DEN[7:0] | |||||||
| PLL_MASHCTRL | 33 | 0x0C | RESERVED | PLL_DTHRMODE[1:0] | PLL_ORDER[1:0] | |||||
| PLL_CTRL0 | 34 | 0x28 | RESERVED | PLL_D | RESERVED | PLL_CP[3:0] | ||||
| PLL_CTRL1 | 35 | 0x03 | RESERVED | PLL_CP_PHASE_SHIFT[2:0] | RESERVED | PLL_ENABLE_C3[2:0] | ||||
| PLL_LF_R2 | 36 | 0x28 | PLL_LF_R2[7:0] | |||||||
| PLL_LF_C1 | 37 | 0x00 | RESERVED | PLL_LF_C1[2:0] | ||||||
| PLL_LF_R3 | 38 | 0x00 | RESERVED | PLL_LF_R3[6:0] | ||||||
| PLL_LF_C3 | 39 | 0x00 | RESERVED | PLL_LF_C3[2:0] | ||||||
| PLL_CALCTRL | 42 | 0x09 | RESERVED | PLL_CLSDWAIT[1:0] | PLL_VCOWAIT[1:0] | |||||
| NVMSCRC | 47 | 0x00 | NVMSCRC[7:0] | |||||||
| NVMCNT | 48 | 0x00 | NVMCNT[7:0] | |||||||
| NVMCTL | 49 | 0x10 | RESERVED | REGCOMMIT | NVMCRCERR | NVMAUTOCRC | NVMCOMMIT | NVMBUSY | NVMERASE | NVMPROG |
| NVMLCRC | 50 | 0x00 | NVMLCRC[7:0] | |||||||
| MEMADR | 51 | 0x00 | RESERVED | MEMADR[6:0] | ||||||
| NVMDAT | 52 | 0x00 | NVMDAT[7:0] | |||||||
| RAMDAT | 53 | 0x00 | RAMDAT[7:0] | |||||||
| NVMUNLK | 56 | 0x00 | NVMUNLK[7:0] | |||||||
| INT_LIVE | 66 | 0x00 | RESERVED | LOL | CAL | |||||
| SWRST | 72 | 0x00 | RESERVED | SWR2PLL | RESERVED | |||||