ZHCSHN9B February 2018 – February 2025 LMK05028
PRODUCTION DATA
The APLL supports programmable loop bandwidth from 100 kHz and 1 MHz. The loop filter components can be programmed to optimize the APLL bandwidth depending on the XO frequency and phase noise without changing any external components. The LF1 and LF2 pins each require an external C2 capacitor to ground, typically 0.1-µF. Figure 7-26 shows the APLL loop filter structure between the PFD/charge pump output and VCO control input.
Figure 7-26 Loop Filter Structure of Each APLL