ZHCSHN9B February 2018 – February 2025 LMK05028
PRODUCTION DATA
The LVCMOS driver has two outputs per pair. Each output on P and N can be configured for normal polarity, inverted polarity, or disabled as HiZ or static low level. The LVCMOS output high level (VOH) is determined by the VDDO_x voltage of 1.8 V or 2.5 V for rail-to-rail LVCMOS output voltage swing. If a VDDO_x voltage of 3.3 V is applied, the VOH level does not swing to the VDDO_x rail due to the dropout voltage of the channel's internal LDO regulator.
Because an LVCMOS output clock is a high-swing and unbalanced signal, the clock can be a strong aggressor and couple noise onto other jitter-sensitive differential output clocks. If an LVCMOS clock is required from an output pair, configure the pair with both outputs enabled but with opposite polarity (+/– or –/+) and leave the unused output floating with no trace connected.