ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
I2C_RAIL_EN1 is shown in Figure 6-46 and described in Table 6-40.
Return to Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LDOA2_EN | SWA1_EN | BUCK6_EN | BUCK5_EN | BUCK4_EN | BUCK3_EN | BUCK2_EN | BUCK1_EN |
| R/W-1h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | LDOA2_EN | R/W | 1h | LDOA2 I2C enable 0h = LDOA2 is enabled or disabled by one of the control input pins or internal PG signal. 1h = LDOA2 is forced on unless LDOA2_DIS = 0. |
| 6 | SWA1_EN | R/W | 0h | SWA1 I2C enable 0h = SWA1 is enabled or disabled by one of the control input pins or internal PG signal. 1h = SWA1 is forced on unless SWA1_DIS = 0. |
| 5 | BUCK6_EN | R/W | 0h | BUCK6 I2C enable 0h = BUCK6 is enabled or disabled by one of the control input pins or internal PG signal. 1h = BUCK6 is forced on unless BUCK6_DIS = 0. |
| 4 | BUCK5_EN | R/W | 0h | BUCK5 I2C enable 0h = BUCK5 is enabled or disabled by one of the control input pins or internal PG signal. 1h = BUCK5 is forced on unless BUCK5_DIS = 0. |
| 3 | BUCK4_EN | R/W | 0h | BUCK4 I2C enable 0h = BUCK4 is enabled or disabled by one of the control input pins or internal PG signal. 1h = BUCK4 is forced on unless BUCK4_DIS = 0. |
| 2 | BUCK3_EN | R/W | 0h | BUCK3 I2C enable 0h = BUCK3 is enabled or disabled by one of the control input pins or internal PG signal. 1h = BUCK3 is forced on unless BUCK3_DIS = 0. |
| 1 | BUCK2_EN | R/W | 0h | BUCK2 I2C enable 0h = BUCK2 is enabled or disabled by one of the control input pins or internal PG signal. 1h = BUCK2 is forced on unless BUCK2_DIS = 0. |
| 0 | BUCK1_EN | R/W | 0h | BUCK1 I2C enable 0h = BUCK1 is enabled or disabled by one of the control input pins or internal PG signal. 1h = BUCK1 is forced on unless BUCK1_DIS = 0. |