ZHCSGZ6A October 2017 – February 2025 TPS6508700
PRODUCTION DATA
DISCHCTRL2 is shown in Figure 6-30 and described in Table 6-24.
Return to Summary Table.
All xx_DISCHG[1:0] bits internally set to 0h whenever the corresponding VR is enabled.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LDOA2_DISCHG[1:0] | SWA1_DISCHG[1:0] | BUCK6_DISCHG[1:0] | BUCK5_DISCHG[1:0] | ||||
| R/W-1h | R/W-1h | R/W-1h | R/W-1h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-6 | LDOA2_DISCHG[1:0] | R/W | 1h | LDOA2 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |
| 5-4 | SWA1_DISCHG[1:0] | R/W | 1h | SWA1 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |
| 3-2 | BUCK6_DISCHG[1:0] | R/W | 1h | BUCK6 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |
| 1-0 | BUCK5_DISCHG[1:0] | R/W | 1h | BUCK5 discharge resistance 0h = no discharge 1h = 100 Ω 2h = 200 Ω 3h = 500 Ω |