SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
IDLE and HALT modes on this device are similar to those on other C28x devices. Table 3-12 describes the effect on the system when any of the clock-gating low-power modes are entered.
| Modules/ Clock Domain | IDLE | STANDBY | HALT |
|---|---|---|---|
| SYSCLK | Active | Gated | Gated |
| CPUCLK | Gated | Gated | Gated |
| Clock to modules connected to PERx.SYSCLK | Active | Gated | Gated |
| WDCLK | Active | Active | Gated if CLKSRCCTL1.WDHALTI = 0 |
| PLL | Powered | Powered | Software must power down PLL before entering HALT. |
| Flash(1) | Powered | Powered | Powered |
| XTAL(2) | Powered | Powered | Powered |