ZHCS894U April 2001 – July 2019 TMS320F2810 , TMS320F2811 , TMS320F2812
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
| NO. | MIN | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| McBSP module clock (CLKG, CLKX, CLKR) range | 1 | kHz | ||||
| 20(3) | MHz | |||||
| McBSP module cycle time (CLKG, CLKX, CLKR) range | 50 | ns | ||||
| 1 | ms | |||||
| M11 | tc(CKRX) | Cycle time, CLKR/X | CLKR/X ext | 2P | ns | |
| M12 | tw(CKRX) | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P – 7 | ns | |
| M13 | tr(CKRX) | Rise time, CLKR/X | CLKR/X ext | 7 | ns | |
| M14 | tf(CKRX) | Fall time, CLKR/X | CLKR/X ext | 7 | ns | |
| M15 | tsu(FRH-CKRL) | Setup time, external FSR high before CLKR low | CLKR int | 18 | ns | |
| CLKR ext | 2 | |||||
| M16 | th(CKRL-FRH) | Hold time, external FSR high after CLKR low | CLKR int | 0 | ns | |
| CLKR ext | 6 | |||||
| M17 | tsu(DRV-CKRL) | Setup time, DR valid before CLKR low | CLKR int | 18 | ns | |
| CLKR ext | 2 | |||||
| M18 | th(CKRL-DRV) | Hold time, DR valid after CLKR low | CLKR int | 0 | ns | |
| CLKR ext | 6 | |||||
| M19 | tsu(FXH-CKXL) | Setup time, external FSX high before CLKX low | CLKX int | 18 | ns | |
| CLKX ext | 2 | |||||
| M20 | th(CKXL-FXH) | Hold time, external FSX high after CLKX low | CLKX int | 0 | ns | |
| CLKX ext | 6 | |||||