ZHCS065G March 2011 – January 2024 DAC3482
PRODUCTION DATA
For this design example, use the parameters listed in Table 7-1 as the input parameters.
| DESIGN PARAMETER | EXAMPLE VALUE |
|---|---|
| Signal Bandwidth (BWsignal) | 20MHz |
| Total DAC Output Bandwidth (BWtotal) | 100MHz |
| DAC PLL | Off |
| DAC PLL Reference Frequency | 491.52MHz |
| Maximum FPGA LVDS Rate | 491.52Mbps |