ZHCS065G March 2011 – January 2024 DAC3482
PRODUCTION DATA
The D[15:0]P/N, DATACLKP/N, SYNCP/N, PARITYP/N and FRAMEP/N LVDS pairs have the input configuration shown in Figure 6-33. Figure 6-34 shows the typical input levels and common-move voltage used to drive these inputs.
Figure 6-33 D[15:0]P/N, DATACLKP/N, FRAMEP/N, SYNCP/N and PARITYP/N LVDS Input Configuration
Figure 6-34 LVDS Data Input Levels| APPLIED VOLTAGES | RESULTING DIFFERENTIAL VOLTAGE | RESULTING COMMON-MODE VOLTAGE | LOGICAL BIT BINARY EQUIVALENT | |
|---|---|---|---|---|
| VA | VB | VA,B | VCOM | |
| 1.4V | 1V | 400mV | 1.2V | 1 |
| 1V | 1.4V | -400mV | 1.2V | 0 |
| 1.2V | 0.8V | 400mV | 1.V | 1 |
| 0.8V | 1.2V | -400mV | 1.V | 0 |