ZHCS065G March   2011  – January 2024 DAC3482

PRODUCTION DATA  

  1.   1
  2. 特性
  3. 应用
  4. 说明
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics – DC Specifications
    6. 5.6  Electrical Characteristics – Digital Specifications
    7. 5.7  Electrical Characteristics – AC Specifications
    8. 5.8  Electrical Characteristics - Phase-Locked Loop Specifications
    9. 5.9  Timing Requirements - Digital Specifications
    10. 5.10 Switching Characteristics – AC Specifications
    11. 5.11 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1  Serial Interface
      2. 6.3.2  Data Interface
        1. 6.3.2.1 Word-Wide Format
        2. 6.3.2.2 Byte-Wide Format
      3. 6.3.3  Input FIFO
      4. 6.3.4  FIFO Modes of Operation
        1. 6.3.4.1 Dual Sync Source Mode
        2. 6.3.4.2 Single Sync Source Mode
        3. 6.3.4.3 Bypass Mode
      5. 6.3.5  Clocking Modes
        1. 6.3.5.1 PLL Bypass Mode
        2. 6.3.5.2 PLL Mode
      6. 6.3.6  FIR Filters
      7. 6.3.7  Complex Signal Mixer
        1. 6.3.7.1 Full Complex Mixer
        2. 6.3.7.2 Coarse Complex Mixer
        3. 6.3.7.3 Mixer Gain
        4. 6.3.7.4 Real Channel Upconversion
      8. 6.3.8  Quadrature Modulation Correction (QMC)
        1. 6.3.8.1 Gain and Phase Correction
        2. 6.3.8.2 Offset Correction
        3. 6.3.8.3 Group Delay Correction
      9. 6.3.9  Temperature Sensor
      10. 6.3.10 Data Pattern Checker
      11. 6.3.11 Parity Check Test
        1. 6.3.11.1 Word-by-Word Parity
        2. 6.3.11.2 Block Parity
      12. 6.3.12 DAC3482 Alarm Monitoring
      13. 6.3.13 LVPECL Inputs
      14. 6.3.14 LVDS Inputs
      15. 6.3.15 Unused LVDS Port Termination
      16. 6.3.16 CMOS Digital Inputs
      17. 6.3.17 Reference Operation
      18. 6.3.18 DAC Transfer Function
      19. 6.3.19 Analog Current Outputs
    4. 6.4 Device Functional Modes
      1. 6.4.1 Multi-Device Synchronization
        1. 6.4.1.1 Multi-Device Synchronization: PLL Bypassed with Dual Sync Sources Mode
        2. 6.4.1.2 Multi-Device Synchronization: PLL Enabled with Dual Sync Sources Mode
        3. 6.4.1.3 Multi-Device Operation: Single Sync Source Mode
    5. 6.5 Programming
      1. 6.5.1 Power-Up Sequence
      2. 6.5.2 Example Start-Up Routine
        1. 6.5.2.1 Device Configuration
        2. 6.5.2.2 PLL Configuration
        3. 6.5.2.3 NCO Configuration
        4. 6.5.2.4 Example Start-Up Sequence
    6. 6.6 Register Map
      1. 6.6.1 Register Descriptions
        1. 6.6.1.1  Register Name: config0 – Address: 0x00, Default: 0x049C
        2. 6.6.1.2  Register Name: config1 – Address: 0x01, Default: 0x050E
        3. 6.6.1.3  Register Name: config2 – Address: 0x02, Default: 0x7000
        4. 6.6.1.4  Register Name: config3 – Address: 0x03, Default: 0xF000
        5. 6.6.1.5  Register Name: config4 – Address: 0x04, Default: No RESET Value (WRITE TO CLEAR)
        6. 6.6.1.6  Register Name: config5 – Address: 0x05, Default: Setup and Power-Up Conditions Dependent (WRITE TO CLEAR)
        7. 6.6.1.7  Register Name: config6 – Address: 0x06, Default: No RESET Value (READ ONLY)
        8. 6.6.1.8  Register Name: config7 – Address: 0x07, Default: 0xFFFF
        9. 6.6.1.9  Register Name: config8 – Address: 0x08, Default: 0x0000 (CAUSES AUTO-SYNC)
        10. 6.6.1.10 Register Name: config9 – Address: 0x09, Default: 0x8000
        11. 6.6.1.11 Register Name: config10 – Address: 0x0A, Default: 0x0000
        12. 6.6.1.12 Register Name: config11 – Address: 0x0B, Default: 0x0000
        13. 6.6.1.13 Register Name: config12 – Address: 0x0C, Default: 0x0400
        14. 6.6.1.14 Register Name: config13 – Address: 0x0D, Default: 0x0400
        15. 6.6.1.15 Register Name: config14 – Address: 0x0E, Default: 0x0400
        16. 6.6.1.16 Register Name: config15 – Address: 0x0F, Default: 0x0400
        17. 6.6.1.17 Register Name: config16 – Address: 0x10, Default: 0x0000 (CAUSES AUTO-SYNC)
        18. 6.6.1.18 Register Name: config17 – Address: 0x11, Default: 0x0000
        19. 6.6.1.19 Register Name: config18 – Address: 0x12, Default: 0x0000 (CAUSES AUTO-SYNC)
        20. 6.6.1.20 Register Name: config19 – Address: 0x13, Default: 0x0000
        21. 6.6.1.21 Register Name: config20 – Address: 0x14, Default: 0x0000
        22. 6.6.1.22 Register Name: config21 – Address: 0x15, Default: 0x0000
        23. 6.6.1.23 Register name: config22 – Address: 0x16, Default: 0x0000
        24. 6.6.1.24 Register Name: config23 – Address: 0x17, Default: 0x0000
        25. 6.6.1.25 Register Name: config24 – Address: 0x18, Default: NA
        26. 6.6.1.26 Register Name: config25 – Address: 0x19, Default: 0x0440
        27. 6.6.1.27 Register Name: config26 – Address: 0x1A, Default: 0x0020
        28. 6.6.1.28 Register Name: config27 – Address: 0x1B, Default: 0x0000
        29. 6.6.1.29 Register Name: config28 – Address: 0x1C, Default: 0x0000
        30. 6.6.1.30 Register Name: config29 – Address: 0x1D, Default: 0x0000
        31. 6.6.1.31 Register Name: config30 – Address: 0x1E, Default: 0x1111
        32. 6.6.1.32 Register Name: config31 – Address: 0x1F, Default: 0x1140
        33. 6.6.1.33 Register Name: config32 – Address: 0x20, Default: 0x2400
        34. 6.6.1.34 Register Name: config33 – Address: 0x21, Default: 0x0000
        35. 6.6.1.35 Register Name: config34 – Address: 0x22, Default: 0x1B1B
        36. 6.6.1.36 Register Name: config35 – Address: 0x23, Default: 0xFFFF
        37. 6.6.1.37 Register Name: config36 – Address: 0x24, Default: 0x0000
        38. 6.6.1.38 Register Name: config37 – Address: 0x25, Default: 0x7A7A
        39. 6.6.1.39 Register Name: config38 – Address: 0x26, Default: 0xB6B6
        40. 6.6.1.40 Register Name: config39 – Address: 0x27, Default: 0xEAEA
        41. 6.6.1.41 Register Name: config40 – Address: 0x28, Default: 0x4545
        42. 6.6.1.42 Register Name: config41 – Address: 0x29, Default: 0x1A1A
        43. 6.6.1.43 Register Name: config42 – Address: 0x2A, Default: 0x1616
        44. 6.6.1.44 Register Name: config43 – Address: 0x2B, Default: 0xAAAA
        45. 6.6.1.45 Register Name: config44 – Address: 0x2C, Default: 0xC6C6
        46. 6.6.1.46 Register Name: config45 – Address: 0x2D, Default: 0x0004
        47. 6.6.1.47 Register Name: config46 – Address: 0x2E, Default: 0x0000
        48. 6.6.1.48 Register Name: config47 – Address: 0x2F, Default: 0x0000
        49. 6.6.1.49 Register Name: config48 – Address: 0x30, Default: 0x0000
        50. 6.6.1.50 Register Name: version– Address: 0x7F, Default: 0x540C (READ ONLY)
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Applications
      1. 7.2.1 IF Based LTE Transmitter
        1. 7.2.1.1 Design Requirements
        2. 7.2.1.2 Detailed Design Procedure
          1. 7.2.1.2.1 Data Input Rate
          2. 7.2.1.2.2 Interpolation
          3. 7.2.1.2.3 LO Feedthrough and Sideband Correction
        3. 7.2.1.3 Application Curves
      2. 7.2.2 Direct Upconversion (Zero IF) LTE Transmitter
        1. 7.2.2.1 Design Requirements
        2. 7.2.2.2 Detailed Design Procedure
          1. 7.2.2.2.1 Data Input Rate
          2. 7.2.2.2.2 Interpolation
          3. 7.2.2.2.3 LO Feedthrough and Sideband Correction
        3. 7.2.2.3 Application Curves
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Examples
      3. 7.4.3 Assembly
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Device Nomenclature
        1. 8.1.1.1 Definition of Specifications
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 支持资源
    4. 8.4 Trademarks
    5. 8.5 静电放电警告
    6. 8.6 术语表
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information
    1. 10.1 Clarifications for DAC3482 Power Supply and Phase-Locked Loop Specification

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Typical Characteristics

All plots are at 25°C, nominal supply voltage, fDAC = 1250MSPS, 4x interpolation, NCO enabled, Mixer Gain disabled, QMC enabled with gain set at 1446 for both I/Q channels, 0dBFS digital input, 20mA full-scale output current with 4:1 transformer (unless otherwise noted)

GUID-8310DE0B-F4A9-40EF-8DA0-1CBB9F95EF96-low.pngFigure 5-1 Integral Nonlinearity
GUID-75EB6188-EFE9-4B3D-AB93-FB1F3B1C0711-low.pngFigure 5-3 SFDR vs Output Frequency Over Input Scale
GUID-54F1725D-3833-4897-B124-53C249B2F4F0-low.pngFigure 5-5 Third Harmonic Distortion vs Output Frequency Over Input Scale
GUID-815A1335-FF10-49DC-8E04-4AFA2E966EB8-low.pngFigure 5-7 SFDR vs Output Frequency Over fDAC
GUID-871B23B6-8DDC-4D1C-9A3D-6327A3E79A41-low.pngFigure 5-9 Single Tone Spectral Plot
GUID-599A12DB-BB90-44F4-92A3-E7479049A623-low.pngFigure 5-11 Single Tone Spectral Plot
GUID-C665B0C1-6E95-48AC-941C-7F726BCAC878-low.pngFigure 5-13 Single Tone Spectral Plot
GUID-FB5B6048-A470-4465-88AD-F510E8444F58-low.pngFigure 5-15 IMD3 vs Output Frequency Over Interpolation
GUID-DB1B8094-EAC5-4D85-A830-BB5BEB734B1B-low.pngFigure 5-17 IMD3 vs Output Frequency Over IOUTFS
GUID-142E0204-A356-4FCB-9C2B-8BD8673BFD6D-low.pngFigure 5-19 Two Tone Spectral Plot
GUID-3FEEE4E3-B312-43B4-8745-78B1E3238ECF-low.pngFigure 5-21 NSD vs Output Frequency Over Interpolation
GUID-CB5C296C-8E3F-439D-B5EB-661444E5E51C-low.pngFigure 5-23 NSD vs Output Frequency Over IOUTFS
GUID-D6221AAA-27AA-479E-8BD1-CEFD66E5F923-low.pngFigure 5-25 Single Carrier WCDMA ACLR (Adjacent) vs Output Frequency Over Clocking Options
GUID-593C9FE9-0EDC-445A-8540-72FBD925C651-low.gifFigure 5-27 Single Carrier W-CDMA Test Model 1
GUID-BC63607D-9312-47A9-B505-5B2F3C47849D-low.gif
Figure 5-29 Single Carrier W-CDMA Test Model 1
GUID-161ABD8C-7DAC-4B3E-A7B0-9493C7BFCF41-low.gifFigure 5-31 Four Carrier W-CDMA Test Model 1
GUID-939D42D3-0B21-45EB-ABFA-79077B9D0838-low.gifFigure 5-33 10 MHz Single Carrier LTE Test Model 3.1
GUID-A101C6B5-F2EE-4DB4-97BB-022960666A69-low.gifFigure 5-35 20 MHz Single Carrier LTE Test Model 3.1
GUID-69487980-ABA9-46D6-BE0B-46898F817363-low.pngFigure 5-37 Power Consumption vs fDAC Over Interpolation
GUID-31C65960-B4B2-4547-ABD2-7A565F39895C-low.pngFigure 5-39 Power Consumption vs fDAC Over Digital Processing Functions
GUID-17371DC1-1D9A-41AC-8993-67EBE16E0560-low.pngFigure 5-41 DIGVDD Current vs fDAC Over Interpolation
GUID-C854DAFB-5BFD-4B68-9A4B-9072B44C5882-low.pngFigure 5-43 DACVDD Current vs fDAC
GUID-49073B9C-B29E-4AB9-AA3D-452738FA6AC0-low.pngFigure 5-45 AVDD Current vs fDAC
GUID-12640AA6-46BA-4BD8-8A3C-15B1E1866ADB-low.gifFigure 5-47 SFDR vs Output Frequency
GUID-AD387479-1CE7-48D6-90AD-B319A2F659F2-low.pngFigure 5-2 Differential Nonlinearity
GUID-0427BC31-1870-41C4-BF98-5553972D5475-low.pngFigure 5-4 Second Harmonic Distortion vs Output Frequency Over Input Scale
GUID-B177B888-EB14-443F-9FA6-262F017375A7-low.pngFigure 5-6 SFDR vs Output Frequency Over Interpolation
GUID-D9D4281B-5ACE-4E08-AF84-7CE0ABA121CC-low.pngFigure 5-8 SFDR vs Output Frequency Over IOUTFS
GUID-6E311FA0-1CED-41BA-94AB-D237862579AF-low.pngFigure 5-10 Single Tone Spectral Plot
GUID-1E36033F-877C-4234-89EF-4645F0799279-low.pngFigure 5-12 Single Tone Spectral Plot
GUID-5C458353-CA48-4FE8-BAFF-827C477F0988-low.pngFigure 5-14 IMD3 vs Output Frequency Over Input Scale
GUID-67513BD3-7808-41AA-9041-52FC0B56F9E6-low.pngFigure 5-16 IMD3 vs Output Frequency Over fDAC
GUID-5BBDBE8F-13C4-4595-B253-CA5D12A0903B-low.pngFigure 5-18 Two Tone Spectral Plot
GUID-34E166F8-A964-4004-AF15-B0BFE21D9A32-low.pngFigure 5-20 NSD vs Output Frequency Over Input Scale
GUID-96BD940C-C4AC-434C-A938-6CA83A777B6C-low.pngFigure 5-22 NSD vs Output Frequency Over fDAC
GUID-D1FE42BC-B560-43E4-AAD0-2290D88AE5FE-low.pngFigure 5-24 NSD vs Output Frequency Over Clocking Options
GUID-D39C9971-9E45-424F-8507-A079221370E3-low.pngFigure 5-26 Single Carrier WCDMA ACLR (Alternate) vs Output Frequency Over Clocking Options
GUID-97204735-80CF-4387-82F8-879C2DDAD6CD-low.gifFigure 5-28 Single Carrier W-CDMA Test Model 1
GUID-08A10425-8635-43BE-8BF8-DFB478047475-low.gifFigure 5-30 Four Carrier W-CDMA Test Model 1
GUID-B29EBDB8-3FC8-4CB6-884D-731EF9183545-low.gifFigure 5-32 Four Carrier W-CDMA Test Model 1
GUID-13101E1C-2672-4DDF-9F07-5FCC88302EA2-low.gifFigure 5-34 10 MHz Single Carrier LTE Test Model 3.1
GUID-DC40AFA6-4B27-4C95-A1BE-9CD032D3B989-low.gifFigure 5-36 20 MHz Single Carrier LTE Test Model 3.1
GUID-43F4884C-E2C9-4384-9E29-8B1A9883468C-low.pngFigure 5-38 Power Consumption vs fDAC Over Interpolation
GUID-8858955D-DCBD-4167-AD38-492808983541-low.pngFigure 5-40 DIGVDD Current vs fDAC Over Interpolation
GUID-6A4A1214-ED95-4AC5-991E-484982BB319A-low.pngFigure 5-42 DIGVDD Current vs fDAC Over Digital Processing Functions
GUID-FBF26E19-0B84-46D9-BF97-97B017C2648B-low.pngFigure 5-44 CLKVDD Current vs fDAC
GUID-AADB1DA8-BEC0-4D37-85E4-2BCD13514C6D-low.pngFigure 5-46 Isolation Level vs Output Frequency
GUID-3A46E127-C916-405D-8E8B-78F643400AC1-low.gifFigure 5-48 IMD3 vs Output Frequency