ZHCSHP8B December 2017 – January 2019 AMIC120
PRODUCTION DATA.
Table 5-61 shows the supported LPDDR2 device configurations which are compatible with this interface.
| NO. | PARAMETER | CONDITION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| 1 | JEDEC LPDDR2 device speed grade | tc(DDR_CK) and tc(DDR_CKn) | LPDDR2-533 | ||
| 2 | JEDEC LPDDR2 device bit width | x16 | x32 | Bits | |
| 3 | JEDEC LPDDR2 device count | 1 | 2(1) | Devices |