ZHCSIQ7A august   2018  – december 2021 UCC28951

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Dissipation Ratings
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Start-Up Protection Logic
      2. 7.3.2  Voltage Reference (VREF)
      3. 7.3.3  Error Amplifier (EA+, EA–, COMP)
      4. 7.3.4  Soft-Start and Enable (SS/EN)
      5. 7.3.5  Light-Load Power Saving Features
      6. 7.3.6  Adaptive Delay, (Delay Between OUTA and OUTB, OUTC and OUTD (DELAB, DELCD, ADEL))
      7. 7.3.7  Adaptive Delay (Delay Between OUTA and OUTF, OUTB and OUTE (DELEF, ADELEF)
      8. 7.3.8  Minimum Pulse (TMIN)
      9. 7.3.9  Burst Mode
      10. 7.3.10 Switching Frequency Setting
      11. 7.3.11 Slope Compensation (RSUM)
      12. 7.3.12 Dynamic SR ON/OFF Control (DCM Mode)
      13. 7.3.13 Current Sensing (CS)
      14. 7.3.14 Cycle-by-Cycle Current Limit Current Protection and Hiccup Mode
      15. 7.3.15 Synchronization (SYNC)
      16. 7.3.16 Outputs (OUTA, OUTB, OUTC, OUTD, OUTE, OUTF)
      17. 7.3.17 Supply Voltage (VDD)
      18. 7.3.18 Ground (GND)
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Power Loss Budget
        2. 8.2.2.2  Preliminary Transformer Calculations (T1)
        3. 8.2.2.3  QA, QB, QC, QD FET Selection
        4. 8.2.2.4  Selecting LS
        5. 8.2.2.5  Selecting Diodes DB and DC
        6. 8.2.2.6  Output Inductor Selection (LOUT)
        7. 8.2.2.7  Output Capacitance (COUT)
        8. 8.2.2.8  Select FETs QE and QF
        9. 8.2.2.9  Input Capacitance (CIN)
        10. 8.2.2.10 Current Sense Network (CT, RCS, R7, DA)
          1. 8.2.2.10.1 Voltage Loop Compensation Recommendation
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Development Support
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 Receiving Notification of Documentation Updates
    4. 11.4 Community Resources
    5. 11.5 Trademarks
      1.      Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Application Curves

Switch node QBd is valley switching and node QDd has achieved ZVS. Please refer to Figure 8-13 and Figure 8-14. It is not uncommon for switch node QDd to obtain ZVS before QBd. This is because during the QDd switch node voltage transition, the reflected output current provides immediate energy for the LC tank at the switch node. Where at the QBd switch node transition the primary has been shorted out by the high-side or low-side FETs in the H bridge. This transition is dependent on the energy stored in LS and LLK to provide energy for the LC tank at switch node QBd making it take longer to achieve ZVS.

GUID-6D5E6DB5-9563-407E-9924-B4C8C7EE4C4C-low.gif
VIN = 390 VIOUT = 5 A
Figure 8-11 Full-Bridge Gate Drives and Primary Switch Nodes (QBd and QDd)
GUID-1DCC6E35-B1E9-4B27-B5E9-9592EA7822D4-low.gif
VIN = 390 VIOUT = 10 A
Figure 8-13 Full-Bridge Gate Drives and Switch Nodes (QBg QBd)
GUID-1B3F2BA4-AFD9-4638-9DFF-CEE60381C9A8-low.gif
VIN = 390 VIOUT = 5 A
Figure 8-12 Full-Bridge Gate Drives and Primary Switch Nodes (QDg QDd)
GUID-625B8848-85E1-44AE-ADC3-66A36900017B-low.gif
VIN = 390 VIOUT = 10 A
Figure 8-14 Full-Bridge Gate Drives and Switch Nodes (QDg QDd)
GUID-029332F4-2E2D-485E-A266-4C9ADAA8691B-low.gif
VIN = 390 VIOUT = 25 A
Figure 8-15 Full-Bridge Gate Drives and Switch Nodes (QBg QBd)
GUID-51A01DBB-4159-4FD9-B07C-1B8C0B2EB58A-low.gif
VIN = 390 VIOUT = 25 A
Figure 8-16 Full-Bridge Gate Drives and Switch Nodes (QDg QDd)

When the converter is running at 25 A, both switch nodes are operating into zero voltage switching (ZVS). It is also worth mentioning that there is no evidence of the gate miller plateau during gate driver switching. This is because the voltage across the drains and sources of FETs QA through QD transitioned earlier.

GUID-6940FF99-1A8E-4BCC-BD40-310B15F9FBD4-low.gif
VIN = 390 VIOUT = 50 A
Figure 8-17 Full-Bridge Gate Drives and Switch Nodes (QBg QBd)
GUID-4B5ED70F-E0B2-4694-ADD0-DBC84EF580AF-low.gif
VIN = 390 VIOUT = 50 A
ZVS maintained from 50% to 100% output power
Figure 8-18 Full-Bridge Gate Drives and Switch Nodes (QDg QDd)