ZHCSET6E November 2015 – December 2019 MSP430FR2532 , MSP430FR2533 , MSP430FR2632 , MSP430FR2633
PRODUCTION DATA.
| PARAMETER | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| fSBW | Spy-Bi-Wire input frequency | 2 V, 3 V | 0 | 10 | MHz | |
| tSBW,Low | Spy-Bi-Wire low clock pulse duration | 2 V, 3 V | 0.028 | 15 | µs | |
| tSU, SBWTDIO | SBWTDIO setup time (before falling edge of SBWTCK in TMS and TDI slot, Spy-Bi-Wire) | 2 V, 3 V | 4 | ns | ||
| tHD, SBWTDIO | SBWTDIO hold time (after rising edge of SBWTCK in TMS and TDI slot, Spy-Bi-Wire) | 2 V, 3 V | 19 | ns | ||
| tValid, SBWTDIO | SBWTDIO data valid time (after falling edge of SBWTCK in TDO slot, Spy-Bi-Wire) | 2 V, 3 V | 31 | ns | ||
| tSBW, En | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) (1) | 2 V, 3 V | 110 | µs | ||
| tSBW,Ret | Spy-Bi-Wire return to normal operation time(2) | 2 V, 3 V | 15 | 100 | µs | |
| Rinternal | Internal pulldown resistance on TEST | 2 V, 3 V | 20 | 35 | 50 | kΩ |
Figure 5-17 JTAG Spy-Bi-Wire Timing Table 5-27 lists the characteristics of the 4-wire JTAG interface.