SLLSFT3 November 2025 MC121-Q1
ADVANCE INFORMATION
When the voltage on the VM pin falls below the UVLO falling threshold voltage, VUVLO, all circuitry in the device is disabled and the internal logic is reset. When UVLO_SEL = 0x0, device powers up and motor operation resumes when the VVM voltage rises above the UVLO rising threshold as shown in Figure 6-29. When UVLO_SEL ≠ 0x0, device always powers-up at UVLO rising threshold corresponding to UVP_SEL = 0x0 but the motor operation begins only when VM rises above the UVLO rising threshold set by the UVLO_SEL. When UVLO_SEL ≠ 0x0 and 3.15 < VM < VUVLO (rising) (corresponding to set UVLO_SEL), VM UVLO fault is active, all FETs are disabled and the FG/RD pin indicates the locked rotor fault according to Table 6-4.