ZHCSLT2C May 2020 – November 2022 LMK04832-SP
PRODUCTION DATA
These registers set the analog delay parameters for the SYSREF outputs.
| BIT | NAME | POR DEFAULT | DESCRIPTION | |
|---|---|---|---|---|
| 7:6 | NA | 0 | Reserved | |
| 5 | SCLKX_Y _ADLY_EN | 0 | Enables analog delay for the SYSREF output. 0: Disabled 1: Enabled | |
| 4:0 | SCLKX_Y _ADLY | 0 | SYSREF analog delay in approximately 21 ps steps. Selecting analog delay adds an additional 125 ps in propagation delay. Range is 125 ps to 608 ps. | |
| Field Value | Delay Value | |||
| 0 (0x0) | 125 ps | |||
| 1 (0x1) | 146 ps (+21 ps from 0x00) | |||
| 2 (0x2) | 167 ps (+42 ps from 0x00) | |||
| 3 (0x3) | 188 ps (+63 ps from 0x00) | |||
| ... | ... | |||
| 14 (0xE) | 587 ps (+462 ps from 0x00) | |||
| 15 (0xF) | 608 ps (+483 ps from 0x00) | |||