ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
Table 6-63, Figure 6-86, Table 6-64, and Figure 6-87 present timing requirements and switching characteristics for MCSPI – Master Mode.
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| SM4 | tsu(misoV-spiclkV) | Setup time, SPI_D[x] valid before SPI_CLK active edge | 2.8 | ns | |
| SM5 | th(spiclkV-misoV) | Hold time, SPI_D[x] valid after SPI_CLK active edge | 3 | ns | |
| NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| SM1 | tc(spiclk) | Cycle time, SPI_CLK | 20.8 | ns | ||
| SM2 | tw(spiclkL) | Pulse duration, SPI_CLK low | 0.5P - 1(1) | ns | ||
| SM3 | tw(spiclkH) | Pulse duration, SPI_CLK high | 0.5P - 1(1) | ns | ||
| SM6 | td(spiclkV-simoV) | Delay time, SPI_CLK active edge to SPI_D[x] transition | -3 | 2.5 | ns | |
| SM7 | td(csV-simoV) | Delay time, SPI_CSi active edge to SPI_D[x] transition | 5 | ns | ||
| SM8 | td(csV-spiclk) | Delay time, SPI_CSi active to SPI_CLK first edge | PHA = 0(2) | B - 4(3) | ns | |
| PHA = 1 (2) | A - 4(4) | ns | ||||
| SM9 | td(spiclkV-csV) | Delay time, SPI_CLK last edge to SPI_CSi inactive | PHA = 0(2) | A - 4(4) | ns | |
| PHA = 1(2) | B - 4(3) | ns | ||||
Figure 6-86 SPI Master Mode Receive Timing
Figure 6-87 MCSPI Master Mode Transmit
Timing