ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
| SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
|---|---|---|---|
| AUDIO_EXT_REFCLK0 | External clock routed to ATL or MCASP as one of the selectable input clock sources, or as a output clock output for ATL or MCASP | IO | AD22 |
| AUDIO_EXT_REFCLK1 | External clock routed to ATL or MCASP as one of the selectable input clock sources, or as a output clock output for ATL or MCASP | IO | AE20 |
| AUDIO_EXT_REFCLK2 | External clock routed to ATL or MCASP as one of the selectable input clock sources, or as a output clock output for ATL or MCASP | IO | W26 |
| AUDIO_EXT_REFCLK3 | External clock routed to ATL or MCASP as one of the selectable input clock sources, or as a output clock output for ATL or MCASP | IO | W25 |
| EXTINTn | External Interrupt | I | AC18 |
| EXT_REFCLK1 | External clock input to MAIN domain, routed to Timer clock muxes as one of the selectable input clock sources for Timer/WDT modules, or as reference clock to MAIN_PLL2 (PER1 PLL) | I | U3 |
| OBSCLK0 | Observation clock output for test and debug purposes only | O | V5 |
| OBSCLK1 | Observation clock output for test and debug purposes only | O | AB24 |
| OBSCLK2 | Observation clock output for test and debug purposes only | O | AD21 |
| PORz_OUT | MAIN domain POR status output | O | U1 |
| RESETSTATz | MAIN domain warm reset status output | O | T6 |
| SOC_SAFETY_ERRORn | Error signal output from MAIN domain ESM | IO | U4 |
| SYSCLKOUT0 | SYSCLK0 output from MAIN PLL controller (divided by 6) for test and debug purposes only | O | V6 |
| VMON_ER_VSYS | Voltage Monitor for System supply, requires External Resistor divider | A | M26 |
| VMON_IR_VEXT | Voltage Monitor for External 1.8V supply, uses Internal Resistor divider | A | V19 |