ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
| NO. | PARAMETER | SOURCE | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| T6 | tw(TS_COMPH) | Pulse duration, TS_COMP high | 36P - 2(1) | ns | ||
| T7 | tw(TS_COMPL) | Pulse duration, TS_COMP low | 36P - 2(1) | ns | ||
| T8 | tw(TS_SYNCH) | Pulse duration, TS_SYNC high | 36P - 2(1) | ns | ||
| T9 | tw(TS_SYNCL) | Pulse duration, TS_SYNC low | 36P - 2(1) | ns | ||
| T10 | tw(SYNC_OUTH) | Pulse duration, SYNCn_OUT(2) high | TS_SYNC | 36P - 2(1) | ns | |
| TS_GENF | 5P - 2(1) | ns | ||||
| T11 | tw(SYNC_OUTL) | Pulse duration, SYNCn_OUT(2) low | TS_SYNC | 36P - 2(1) | ns | |
| TS_GENF | 5P - 2(1) | ns | ||||
Figure 6-109 CPTS Switching
CharacteristicsFor more information, see Navigator Subsystem (NAVSS) section in Data Movement Architecture (DMA) chapter in the device TRM.