ZHCSJ34F December 2015 – May 2019 TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2SA , TDA2SG , TDA2SX
PRODUCTION DATA.
Table 8-50 lists the clock net classes for the DDR3 interface. Table 8-51 lists the signal net classes, and associated clock net classes, for signals in the DDR3 interface. These net classes are used for the termination and routing rules that follow.
| CLOCK NET CLASS | processor PIN NAMES |
|---|---|
| CK | DDR[x]_CLK/DDR[x]_CLK |
| DQS0 | DDR[x]_DQS[0]/DDR[x]_DQS[0] |
| DQS1 | DDR[x]_DQS[1]/DDR[x]_DQS[1] |
| DQS2(1) | DDR[x]_DQS[2]/DDR[x]_DQS[2] |
| DQS3(1) | DDR[x]_DQS[3]/DDR[x]_DQS[3] |
| SIGNAL NET CLASS | ASSOCIATED CLOCK
NET CLASS |
processor PIN NAMES |
|---|---|---|
| ADDR_CTRL | CK | DDR[x]_BA[2:0], DDR[x]_A[14:0], DDR[x]_CS[x], DDR[x]_CAS, DDR[x]_RAS, DDR[x]_WE, DDR[x]_CKE, DDR[x]_ODT[x] |
| DQ0 | DQS0 | DDR[x]_D[7:0], DDR[x]_DQM[0] |
| DQ1 | DQS1 | DDR[x]_D[15:8], DDR[x]_DQM[1] |
| DQ2(1) | DQS2 | DDR[x]_D[23:16], DDR[x]_DQM[2] |
| DQ3(1) | DQS3 | DDR[x]_D[31:24], DDR[x]_DQM[3] |