ZHCSIK3A July 2018 – January 2025 TPS650861
PRODUCTION DATA
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|
| Bit Name | RESERVED | VTT_EN _SEL | SWA1_ FALLING_ EDGE_ DLY[2] | SWA1_ FALLING_ EDGE_ DLY[1] | SWA1_ FALLING_ EDGE_ DLY[0] | SWA1_ RISING_ EDGE_ DLY[2] | SWA1_ RISING_ EDGE_ DLY[1] | SWA1_ RISING_ EDGE_ DLY[0] |
| TPS65086100 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 6 | VTT_EN_SEL | R/W | X | Pin Select for VTT EN Logic 0: CTL3 1: CTL6 |
| 5:3 | SWA1_FALLING_ EDGE_DLY[2:0] | R/W | X | Delay for falling edge of SWA1 Enable pin (all Values have 10% variations). 000: No Delay. 001: 2 ms Delay. 010: 4 ms Delay. 011: 8 ms Delay. 100: 16 ms Delay. 101: 24 ms Delay. 110: 32 ms Delay. 111: 64 ms Delay. |
| 2:0 | SWA1_RISING_ EDGE_DLY[2:0] | R/W | X | Delay for rising edge of SWA1 Enable pin (all Values have 10% variations). 000: No Delay. 001: 2 ms Delay. 010: 4 ms Delay. 011: 8 ms Delay. 100: 16 ms Delay. 101: 24 ms Delay. 110: 32 ms Delay. 111: 64 ms Delay. |