SPRUIY4B February 2023 – May 2024 TMS320F2800152-Q1 , TMS320F2800153-Q1 , TMS320F2800154-Q1 , TMS320F2800155 , TMS320F2800155-Q1 , TMS320F2800156-Q1 , TMS320F2800157 , TMS320F2800157-Q1
The counter-compare module can generate compare events in all three count modes:
To best illustrate the operation of the first three modes, the timing diagrams in Figure 14-17 through Figure 14-20 show when events are generated and how the EPWMxSYNCI signal interacts.

Figure 14-18 Counter-Compare Events in Down-Count Mode
Figure 14-19 Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 0] Count Down On Synchronization Event
Figure 14-20 Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 1] Count Up On Synchronization Event