SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
The time-base counter operates in one of four modes:
To illustrate the operation of the first three modes, the following timing diagrams show when events are generated and how the time-base responds to an EPWMxSYNCI signal.
Figure 18-8 Time-Base
Up-Count Mode Waveforms
Figure 18-9 Time-Base
Down-Count Mode Waveforms
Figure 18-10 Time-Base
Up-Down-Count Waveforms, TBCTL[PHSDIR = 0] Count Down On Synchronization Event
Figure 18-11 Time-Base Up-Down
Count Waveforms, TBCTL[PHSDIR = 1] Count Up On Synchronization Event