ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
| NO.(1) | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| O13 | tsu(D-CLK) | Setup time, D[i:0] valid before active CLK edge | 1.8V, No Loopback Clock; 1.8V, Internal Pad Loopback Clock | 5.23 | ns | |
| 3.3V, No Loopback Clock; 3.3V, Internal Pad Loopback Clock | 6.19 | ns | ||||
| O14 | th(CLK-D) | Hold time, D[i:0] valid after active CLK edge | 1.8V, No Loopback Clock; 1.8V, Internal Pad Loopback Clock | 1.84 | ns | |
| 3.3V, No Loopback Clock; 3.3V, Internal Pad Loopback Clock | 2.34 | ns | ||||
| O15 | tsu(D-LBCLK) | Setup time, D[i:0] valid before active LBCLK (DQS) edge | 1.8V, External Board Loopback Clock | 0.52 | ns | |
| 3.3V, External Board Loopback Clock | 1.97 | ns | ||||
| O16 | th(LBCLK-D) | Hold time, D[i:0] valid after active LBCLK (DQS) edge | 1.8V, External Board Loopback Clock | 1.2 (2) | ns | |
| 3.3V, External Board Loopback Clock | 1.44 (2) | ns | ||||
| O17 | tsu(D-DQS) | Setup time, DQS edge to D[i:0] transition | 1.8V, OSPI0 DQS; 1.8V, OSPI1 DQS |
-0.46 | ns | |
| 3.3V, OSPI0 DQS; 3.3V, OSPI1 DQS |
-0.66 | ns | ||||
| O18 | th(DQS-D) | Hold time, DQS edge to D[i:0] transition | 1.8V, OSPI0 DQS; 1.8V, OSPI1 DQS |
3.59 | ns | |
| 3.3V, OSPI0 DQS; 3.3V, OSPI1 DQS |
7.92 | ns |
Figure 7-106 OSPI
Timing Requirements – DDR, No Loopback Clock and Internal Pad Loopback
Clock
Figure 7-107 OSPI
Timing Requirements – DDR, External Loopback Clock and DQS