ZHCSHX5A November 2017 – March 2018 DP83TC811R-Q1
PRODUCTION DATA.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| Reserved | |||||||
| RO-0 | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Force Interleave | Interleave Enable | Interleave Detection Enable | |||||
| RW-0 | RW-0 | RW-1 | |||||
| BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
|---|---|---|---|---|
| 15:3 | Reserved | RO | 0 | Reserved |
| 2 | Force Interleave | RW | 0 | Force Interleave:
1 = Force interleave on TX 0 = Normal operation |
| 1 | Interleave Enable | RW | 0 | Interleave Enable:
1 = Enable interleave on TX if interleave detected on RX 0 = Normal operation |
| 0 | Interleave Detection Enable | RW | 1 | Interleave Detection Enable:
1 = Enable interleave detection 0 = Disable interleave detection |