ZHCSHA4B July 2007 – January 2018 DAC8881
PRODUCTION DATA.
At TA = +25°C, VREFH = +2.5 V, VREFL = 0 V, and Gain = 1X Mode, unless otherwise noted.
Figure 44. Linearity Error vs Digital Input Code
Figure 46. Linearity Error vs Digital Input Code
Figure 48. Linearity Error vs Digital Input Code
Figure 50. Linearity Error vs
Figure 52. AVDD Supply Current vs Temperature
Figure 54. Reference Current vs Digital Input Code
Figure 56. Output Voltage vs Drive Current Capability
Figure 58. Large Signal Settling Time
Figure 60. Large Signal Settling Time
Figure 62. Major Carry Glitch
Figure 64. Major Carry Glitch
Figure 45. Differential Linearity Error vs Digital Input Code
Figure 47. Differential Linearity Error vs Digital Input Code
Figure 49. Differential Linearity Error vs Digital Input Code
Figure 51. Differential Linearity Error vs Reference Voltage
Figure 53. Reference Current vs Digital Input Code
Figure 55. Output Voltage vs Drive Current Capability
Figure 57. Output Voltage vs Drive Current Capability
Figure 59. Large Signal Settling Time
Figure 61. Large Signal Settling Time
Figure 63. Major Carry Glitch
Figure 65. Major Carry Glitch